

# **MM5483**

# **Liquid Crystal Display Driver**

## **General Description**

The MM5483 is a monolithic integrated circuit utilizing CMOS metal-gate low-threshold enhancement mode devices. It is available in a 40-pin molded package. The chip can drive up to 31 segments of LCD and can be cascaded to increase this number. This chip is capable of driving a  $41/\!\!/_2$ -digit 7-segment display with minimal interface between the display and the data source.

The MM5483 stores the display data in latches after it is latched in, and holds the data until another load pulse is received.

#### **Features**

- Serial data input
- Serial data output
- Wide power supply operation
- TTL compatibility
- 31 segment outputs
- Alphanumeric and bar graph capability
- Cascade capability

## **Applications**

- COPS<sup>™</sup> or microprocessor displays
- Industrial control indicator
- Digital clock, thermometer, counter, voltmeter
- Instrumentation readouts
- Remote displays

## **Block and Connection Diagrams**



FIGURE 1.

COPS™ is a trademark of National Semiconductor Corporation.

## **Block and Connection Diagrams** (Continued)





Top View Order Number MM5483N See NS Package Number N40A



Order Number MM5483V See NS Package Number V44A

FIGURE 2.

www.national.com 2

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 Storage Temperature Power Dissipation -65°C to +150°C 300 mW at +85°C 350 mW at +25°C +150°C

Junction Temperature +150°C
Lead Temperature
(Soldering, 10 seconds) 300°C

### **DC Electrical Characteristics**

 $T_A$  within operating range,  $V_{DD} = 3.0V$  to 10V,  $V_{SS} = 0V$ , unless otherwise specified

| Parameter                               | Conditions                                | Min | Тур | Max | Units |
|-----------------------------------------|-------------------------------------------|-----|-----|-----|-------|
| Power Supply                            |                                           | 3.0 |     | 10  | V     |
| Average Supply Current, I <sub>DD</sub> | All Outputs Bits = Open, Data Out = Open, |     |     |     |       |
|                                         | BP_Out = Open, Clock In = 0V,             |     |     |     |       |
|                                         | Data In = 0V, Data Load = 0V,             |     |     |     |       |
|                                         | Osc In = 0V, BP_In = 32Hz                 |     |     |     |       |
|                                         | V <sub>DD</sub> = 3.0V                    |     | 1.5 | 2.5 | μA    |
|                                         | $V_{DD} = 5.0V$                           |     |     | 10  | μA    |
|                                         | V <sub>DD</sub> = 10.0V                   |     |     | 40  | μA    |
| Input Voltage Levels                    | Load, Clock, Data                         |     |     |     |       |
| Logic "0"                               | $V_{DD} = 5.0V$                           |     |     | 0.9 | V     |
| Logic "1"                               | $V_{DD} = 5.0V$                           | 2.4 |     |     | V     |
| Logic "0"                               | $V_{DD} = 3.0V$                           |     |     | 0.4 | V     |
| Logic "1"                               | $V_{DD} = 3.0V$                           | 2.0 |     |     | V     |
| Output Current Levels                   |                                           |     |     |     |       |
| Segments and Data Out                   |                                           |     |     |     |       |
| Sink                                    | $V_{DD} = 3.0V, V_{OUT} = 0.3V$           | 20  |     |     | μA    |
| Source                                  | $V_{DD} = 3.0V, V_{OUT} = 2.7V$           | 20  |     |     | μA    |
| BP Out Sink                             | $V_{DD} = 3.0V, V_{OUT} = 0.3V$           | 320 |     |     | μA    |
| BP Out Source                           | $V_{DD} = 3.0V, V_{OUT} = 2.7V$           | 320 |     |     | μA    |

#### **AC Electrical Characteristics**

 $V_{DD} \ge 4.7 V$ ,  $V_{SS}$  = 0V unless otherwise specified

| Symbol           | Parameter                             |              | Min | Тур | Max | Units |
|------------------|---------------------------------------|--------------|-----|-----|-----|-------|
| f <sub>C</sub>   | Clock Frequency, V <sub>DD</sub> = 3V |              |     |     | 500 | kHz   |
| t <sub>CH</sub>  | Clock Period High                     | (Notes 2, 3) | 500 |     |     | ns    |
| t <sub>CL</sub>  | Clock Period Low                      |              | 500 |     |     | ns    |
| t <sub>DS</sub>  | Data Set-Up before Clock              |              | 300 |     |     | ns    |
| t <sub>DH</sub>  | Data Hold Time after Clock            |              | 100 |     |     | ns    |
| t <sub>LW</sub>  | Minimum Load Pulse Width              |              | 500 |     |     | ns    |
| t <sub>LTC</sub> | Load to Clock                         |              | 400 |     |     | ns    |
| t <sub>CDO</sub> | Clock to Data Valid                   |              |     | 400 | 750 | ns    |

**Note 1:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: AC input waveform specification for test purpose:  $t_r \le 20$  ns,  $t_f \le 20$  ns,  $t_f \le 500$  kHz,  $50\% \pm 10\%$  duty cycle.

Note 3: Clock input rise and fall times must not exceed 300 ms.

Note 4: Output offset voltage is  $\pm 50$  mV with  $C_{SEGMENT} = 250$  pF,  $C_{BP} = 8750$  pF.

# **Functional Description**

A block diagram for the MM5483 is shown in Figure 1 and a package pinout is shown in Figure 2. Figure 3 shows a possible 3-wire connection system with a typical signal format for Figure 3. Shown in Figure 4, the load input is an asynchronous input and lets data through from the shift register to the output buffers any time it is high. The load input can be connected to  $V_{\rm DD}$  for 2-wire control as shown in Figure 5. In the 2-wire control mode, 31 bits (or less depend-

ing on the number of segments used) of data are clocked into the MM5483 in a short time frame (with less than 0.1 second there probably will be no noticeable flicker) with no more clocks until new information is to be displayed. If data was slowly clocked in, it can be seen to "walk" across the display in the 2-wire mode. An AC timing diagram can be seen in *Figure 6*. It should be noted that data out is not a TTL-compatible output.

# Functional Description (Continued)



FIGURE 3. Three-Wire Control Mode



FIGURE 4. Data Format Diagram



FIGURE 5. Two-Wire Control Mode

# Functional Description (Continued)



FIGURE 6. Timing Diagram

#### Physical Dimensions inches (millimeters) unless otherwise noted (51.89-52.58) 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 0.062 (1.575) 0.550 +0.005 (13.970 ±0.127) PIN NO. 1 IDENT-1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 0.580 (14.73) MIN 0.030 (0.762) 0.050 0.600-0.620 MAX 0.125-0.165 (1.270) (3.175-4.191) (15.240-15.748) 0.145-0.210 (3.683-5.334) 0.009-0.015 95°±5° 86°94° TYP (0.229-0.381) 0.020 $0.625 \, ^{+0.025}_{-0.015}$ (0.508) MIN 0.075 ±0.015 0.018 ±0.003 (15.875 <sup>+0.635</sup> <sub>-0.381</sub>) (1.905 ±0.381) (2.540 ±0.254) (0.457 ±0.076) 0.125-0.140 (3.175-3.556) N40A (REV E) Molded Dual-In-Line Package (N) Order Number MM5483N **NS Package Number N40A** +0.006 -0.650 -0.000 0.017±0.004 [0.43±0.10] TYP +0.15 16.51 0 45°X 0.045 [1.14] - PIN 1 IDENT 45°X 0.045 [1.14] 1 44 40 $0.029 \pm 0.003$ TYP -[0.74±0.08] 0.610±0.020 TYP [15.49±0.51] SEATING PLANE



Order Number MM5483V **NS Package Number V44A** 

#### **Notes**

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



Email: support@nsc.com

www.national.com

**National Semiconductor** Europe

Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790

**National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: ap.support@nsc.com **National Semiconductor** Tel: 81-3-5639-7560 Fax: 81-3-5639-7507